Invention Grant
US07928508B2 Disconnected DPW structures for improving on-state performance of MOS devices
有权
断开的DPW结构,以改善MOS器件的状态性能
- Patent Title: Disconnected DPW structures for improving on-state performance of MOS devices
- Patent Title (中): 断开的DPW结构,以改善MOS器件的状态性能
-
Application No.: US12103524Application Date: 2008-04-15
-
Publication No.: US07928508B2Publication Date: 2011-04-19
- Inventor: Chih-Wen (Albert) Yao , Puo-Yu Chiang , Tsai Chun Lin , Tsung-Yi Huang
- Applicant: Chih-Wen (Albert) Yao , Puo-Yu Chiang , Tsai Chun Lin , Tsung-Yi Huang
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Slater & Matsil, L.L.P.
- Main IPC: H01L29/66
- IPC: H01L29/66

Abstract:
A semiconductor structure includes a semiconductor substrate; a first high-voltage well (HVW) region of a first conductivity type overlying the semiconductor substrate; a second HVW region of a second conductivity type opposite the first conductivity type overlying the substrate and laterally adjoining the first HVW region; a gate dielectric extending from over the first HVW region to over the second HVW region; a gate electrode on the gate dielectric; a drain region in the second HVW region; a source region at an opposite side of the gate dielectric than the drain region; and a deep well region of the first conductivity type underlying the second HVW region. Substantially no deep well region is formed directly underlying the drain region.
Public/Granted literature
- US20090256200A1 Disconnected DPW Structures for Improving On-State Performance of MOS Devices Public/Granted day:2009-10-15
Information query
IPC分类: