Invention Grant
- Patent Title: Multiple-capture DFT system for scan-based integrated circuits
- Patent Title (中): 用于基于扫描的集成电路的多捕捉DFT系统
-
Application No.: US12285269Application Date: 2008-10-01
-
Publication No.: US07904773B2Publication Date: 2011-03-08
- Inventor: Laung-Terng (L. T.) Wang , Meng-Chyi Lin , Xiaoqing Wen , Hsin-Po Wang , Chi-Chan Hsu , Shih-Chia Kao , Fei-Sheng Hsu
- Applicant: Laung-Terng (L. T.) Wang , Meng-Chyi Lin , Xiaoqing Wen , Hsin-Po Wang , Chi-Chan Hsu , Shih-Chia Kao , Fei-Sheng Hsu
- Applicant Address: US CA Sunnyvale
- Assignee: Syntest Technologies, Inc.
- Current Assignee: Syntest Technologies, Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Bacon & Thomas, PLLC
- Main IPC: G01R31/28
- IPC: G01R31/28

Abstract:
A method and apparatus for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in a scan-based integrated circuit or circuit assembly in self-test or scan-test mode, where N>1 and each domain has a plurality of scan cells. The method and apparatus will apply an ordered sequence of capture clocks to all scan cells within N clock domains where one or more capture clocks must contain one or more shift clock pulses during the capture operation. A computer-aided design (CAD) method is further developed to realize the method and synthesize the apparatus. In order to further improve the circuit's fault coverage, a CAD method and apparatus are further developed to minimize the memory usage and generate scan patterns for full-scan and feed-forward partial-scan designs containing transparent storage cells, asynchronous set/reset signals, tri-state busses, and low-power gated clocks.
Public/Granted literature
- US20090070646A1 Multiple-Capture DFT system for scan-based integrated circuits Public/Granted day:2009-03-12
Information query