Invention Grant
US07886253B2 Design structure for performing iterative synthesis of an integrated circuit design to attain power closure
有权
用于执行集成电路设计的迭代合成以实现功率闭合的设计结构
- Patent Title: Design structure for performing iterative synthesis of an integrated circuit design to attain power closure
- Patent Title (中): 用于执行集成电路设计的迭代合成以实现功率闭合的设计结构
-
Application No.: US11872731Application Date: 2007-10-16
-
Publication No.: US07886253B2Publication Date: 2011-02-08
- Inventor: Steven E. Charlebois , Paul D. Kartschoke , John J. Reilly , Manikandan Viswanath
- Applicant: Steven E. Charlebois , Paul D. Kartschoke , John J. Reilly , Manikandan Viswanath
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Hoffman Warnick LLC
- Agent David A. Cain
- Main IPC: G06F17/50
- IPC: G06F17/50

Abstract:
A design structure that performs iterative synthesis of an integrated circuit design to attain power closure is described. In one embodiment, the design structure is embodied in a computer readable medium and has the capability to initially synthesized an integrated circuit design to satisfy timing and power constraints. Results from the initial synthesis are fed back into the synthesis process where specific nodes in the circuit design are targeted to satisfy the timing and power constraints. Selected nodes in the circuit design are worked on in an iterative manner until it has been determined that all of selected nodes have undergone evaluation for satisfying timing and power constraints. Once all of the selected nodes have undergone evaluation for satisfying timing and power constraints, then a final netlist representing the circuit design is generated.
Public/Granted literature
- US20090100398A1 STRUCTURE FOR PERFORMING ITERATIVE SYNTHESIS OF AN INTEGRATED CIRCUIT DESIGN TO ATTAIN POWER CLOSURE Public/Granted day:2009-04-16
Information query