Invention Grant
US07886108B2 Methods and systems of managing memory addresses in a large capacity multi-level cell (MLC) based flash memory device
失效
在基于大容量多级单元(MLC)的闪存设备中管理存储器地址的方法和系统
- Patent Title: Methods and systems of managing memory addresses in a large capacity multi-level cell (MLC) based flash memory device
- Patent Title (中): 在基于大容量多级单元(MLC)的闪存设备中管理存储器地址的方法和系统
-
Application No.: US12025706Application Date: 2008-02-04
-
Publication No.: US07886108B2Publication Date: 2011-02-08
- Inventor: Charles C. Lee , I-Kang Yu , David Nguyen , Abraham Chih-Kang Ma , Ming-Shiang Shen
- Applicant: Charles C. Lee , I-Kang Yu , David Nguyen , Abraham Chih-Kang Ma , Ming-Shiang Shen
- Applicant Address: US CA San Jose
- Assignee: Super Talent Electronics, Inc.
- Current Assignee: Super Talent Electronics, Inc.
- Current Assignee Address: US CA San Jose
- Agent Roger H. Chu
- Main IPC: G06F13/16
- IPC: G06F13/16

Abstract:
Methods and systems of managing memory addresses in a large capacity multi-level cell based flash memory device are described. According to one aspect, a flash memory device comprises a processing unit to manage logical-to-physical address correlation using an indexing scheme. The flash memory is partitioned into N sets. Each set includes a plurality of entries (i.e., blocks). N sets of partial logical entry number to physical block number and associated page usage information (hereinafter ‘PLTPPUI’) are stored in the reserved area of the MLC based flash memory. Only one the N sets is loaded to address correlation and page usage memory (ACPUM), which is a limited size random access memory (RAM). In one embodiment, static RAM (SRAM) is implemented for fast access time for the address correlation. LSA received together with the data transfer request dictates which one of the N sets of PLTPPUI is loaded into ACPUM.
Public/Granted literature
Information query