Invention Grant
- Patent Title: Multiprocessor node controller circuit and method
- Patent Title (中): 多处理器节点控制电路及方法
-
Application No.: US12181202Application Date: 2008-07-28
-
Publication No.: US07881321B2Publication Date: 2011-02-01
- Inventor: Martin M. Deneroff , Givargis G. Kaldani , Yuval Koren , David Edward McCracken , Swaminatham Venkataraman
- Applicant: Martin M. Deneroff , Givargis G. Kaldani , Yuval Koren , David Edward McCracken , Swaminatham Venkataraman
- Applicant Address: US CA Fremont
- Assignee: Silicon Graphics International
- Current Assignee: Silicon Graphics International
- Current Assignee Address: US CA Fremont
- Agency: Baker Botts L.L.P.
- Main IPC: H04L12/56
- IPC: H04L12/56 ; H04J3/22 ; G06F13/00

Abstract:
A multiprocessor computer system includes a first and second node controller, a number of processors being connected to each node controller, a memory connected to each node controller, a first input/output system connected to the first node controller, and a communications network connected between the node controllers. The first node controller includes: a crossbar unit to which are connected a memory port, an input/output port, a network port, and a plurality of independent processor ports. A first and a second processor port is connected between the crossbar unit and a first subset and a second subset, respectively, of the processors. The memory port includes a memory data port including a memory data bus and a memory address bus coupled to the first subset of memory chips, and a directory data port including a directory data bus and a directory address bus coupled to the second subset of memory chips.
Public/Granted literature
- US20090024833A1 Multiprocessor Node Controller Circuit and Method Public/Granted day:2009-01-22
Information query