Invention Grant
US07864588B2 Minimizing read disturb in an array flash cell 有权
最小化阵列闪存单元中的读取干扰

Minimizing read disturb in an array flash cell
Abstract:
A method of reducing read disturb in NVM cells by using a first drain voltage to read the array cells and using a second, lower drain voltage, to read the reference cells. Drain voltages on global bitlines (GBLs) for both the array and the reference cells may be substantially the same as one another to maintain main path capacitance matching, while drain voltages on local bitlines (LBLs) for the reference cells may be lower than the drain voltage on local bitlines (LBLs) for the array cells to reduce second bit effect. Reducing the drain voltage of the reference cell at its drain port may be performed using a clamping device or a voltage drop device.
Public/Granted literature
Information query
Patent Agency Ranking
0/0