Invention Grant
- Patent Title: Minimizing read disturb in an array flash cell
- Patent Title (中): 最小化阵列闪存单元中的读取干扰
-
Application No.: US12232418Application Date: 2008-09-17
-
Publication No.: US07864588B2Publication Date: 2011-01-04
- Inventor: Yoram Betser , Yair Sofer , Oren Shlomo , Avri Harush
- Applicant: Yoram Betser , Yair Sofer , Oren Shlomo , Avri Harush
- Applicant Address: IL Netanya
- Assignee: Spansion Israel Ltd.
- Current Assignee: Spansion Israel Ltd.
- Current Assignee Address: IL Netanya
- Agency: Eitan Mehulal Law Group
- Main IPC: G11C16/04
- IPC: G11C16/04

Abstract:
A method of reducing read disturb in NVM cells by using a first drain voltage to read the array cells and using a second, lower drain voltage, to read the reference cells. Drain voltages on global bitlines (GBLs) for both the array and the reference cells may be substantially the same as one another to maintain main path capacitance matching, while drain voltages on local bitlines (LBLs) for the reference cells may be lower than the drain voltage on local bitlines (LBLs) for the array cells to reduce second bit effect. Reducing the drain voltage of the reference cell at its drain port may be performed using a clamping device or a voltage drop device.
Public/Granted literature
- US20090073760A1 Minimizing read disturb in an array flash cell Public/Granted day:2009-03-19
Information query