Invention Grant
US07863952B2 Method and circuit for controlling clock frequency of an electronic circuit with noise mitigation
有权
用于控制噪声减轻的电子电路的时钟频率的方法和电路
- Patent Title: Method and circuit for controlling clock frequency of an electronic circuit with noise mitigation
- Patent Title (中): 用于控制噪声减轻的电子电路的时钟频率的方法和电路
-
Application No.: US12023933Application Date: 2008-01-31
-
Publication No.: US07863952B2Publication Date: 2011-01-04
- Inventor: Daniel Joseph Friedman , Alexander V. Rylyakov , Jose A. Tierno
- Applicant: Daniel Joseph Friedman , Alexander V. Rylyakov , Jose A. Tierno
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Yee & Associates, P.C.
- Agent Diana R. Gerhardt
- Main IPC: H03L7/06
- IPC: H03L7/06

Abstract:
A technique to mitigate noise spikes in an electronic circuit device such as an integrated circuit. The clock frequency of a clock signal used by the electronic circuit is controlled such that instantaneously large changes to the clock frequency are avoided by use of a frequency filter that is capable of generating frequency ramps having a linear slope which is used as a feedback signal in a digital phase-locked loop clock circuit in lieu of a discrete, stair-stepped feedback control signal.
Public/Granted literature
- US20090195278A1 METHOD AND CIRCUIT FOR CONTROLLING CLOCK FREQUENCY OF AN ELECTRONIC CIRCUIT WITH NOISE MITIGATION Public/Granted day:2009-08-06
Information query