Invention Grant
US07808849B2 Read leveling of memory units designed to receive access requests in a sequential chained topology
有权
读取设计用于在连续链接拓扑中接收访问请求的内存单元的调平
- Patent Title: Read leveling of memory units designed to receive access requests in a sequential chained topology
- Patent Title (中): 读取设计用于在连续链接拓扑中接收访问请求的内存单元的调平
-
Application No.: US12168948Application Date: 2008-07-08
-
Publication No.: US07808849B2Publication Date: 2010-10-05
- Inventor: Jyotirmaya Swain , Edward L Riegelsberger , Utpal Barman
- Applicant: Jyotirmaya Swain , Edward L Riegelsberger , Utpal Barman
- Applicant Address: US CA Santa Clara
- Assignee: NVIDIA Corporation
- Current Assignee: NVIDIA Corporation
- Current Assignee Address: US CA Santa Clara
- Main IPC: G11C29/00
- IPC: G11C29/00 ; G11C7/06

Abstract:
Read leveling of memory units designed to receive access requests in a sequential chained topology writing a data pattern to the memory array. In an embodiment, a memory controller first writes a desired pattern into the memory array of a memory unit and then iteratively determines the accurate calibrated delay by setting a compensation delay to a test value, reading a data portion from the memory array based on the test value for the compensation delay, comparing the data portion with an expected data, determining that the test value is a calibrated compensation delay for the memory unit if the data portion equals the expected value.
Public/Granted literature
- US20100008158A1 Read Leveling Of Memory Units Designed To Receive Access Requests In A Sequential Chained Topology Public/Granted day:2010-01-14
Information query