Invention Grant
US07769950B2 Cached memory system and cache controller for embedded digital signal processor
有权
用于嵌入式数字信号处理器的缓存存储系统和缓存控制器
- Patent Title: Cached memory system and cache controller for embedded digital signal processor
- Patent Title (中): 用于嵌入式数字信号处理器的缓存存储系统和缓存控制器
-
Application No.: US10807648Application Date: 2004-03-24
-
Publication No.: US07769950B2Publication Date: 2010-08-03
- Inventor: Gilbert Christopher Sih , Charles E. Sakamaki , De D. Hsu , Jian Wei , Richard Higgins
- Applicant: Gilbert Christopher Sih , Charles E. Sakamaki , De D. Hsu , Jian Wei , Richard Higgins
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agent Peter M. Kamarchik; Nicholas J. Pauley; Sam Talpalatsky
- Main IPC: G06F12/00
- IPC: G06F12/00

Abstract:
A cached memory system that can handle high-rate input data and ensure that an embedded DSP can meet real-time constraints is described. The cached memory system includes a cache memory located close to a processor core, an on-chip memory at the next higher memory level, and an external main memory at the topmost memory level. A cache controller handles paging of instructions and data between the cache memory and the on-chip memory for cache misses. A direct memory exchange (DME) controller handles user-controlled paging between the on-chip memory and the external memory. A user/programmer can arrange to have the instructions and data required by the processor core to be present in the on-chip memory well in advance of when they are actually needed by the processor core.
Public/Granted literature
- US20050216666A1 Cached memory system and cache controller for embedded digital signal processor Public/Granted day:2005-09-29
Information query