Invention Grant
US07707484B2 Test apparatus and test method with features of adjusting phase difference between data and reference clock and acquiring adjusted data 有权
测试装置和测试方法,具有调整数据和参考时钟之间的相位差并获取调整后的数据

Test apparatus and test method with features of adjusting phase difference between data and reference clock and acquiring adjusted data
Abstract:
The apparatus includes a first variable delay circuit that delays a data signal from a device under test (DUT) to output a delay data signal; a second variable delay circuit that delays a clock signal to output a first delay clock signal; a first FF that acquires the delay data signal based on a reference clock; a second FF that acquires the first delay clock signal based on the clock; a first delay adjusting section that adjusts a delay amount of at least one of the first and second variable delay circuits so that the first and second FFs acquire the delay data signal and the first delay clock signal when the signals are changed; a third variable delay circuit that delays the clock signal to output a second delay clock signal; a second delay adjusting section that adjusts a delay amount of the third variable delay circuit based on the acquired first delay clock signal of which a phase is adjusted by the first delay adjusting section when the second delay clock is changed, in order to adjust a phase difference between the first and second delay clock signals to a desired phase difference; a deciding section that decides the quality of the data signal from the DUT based on a result obtained by acquiring the delay data signal when the second delay clock signal is changed.
Public/Granted literature
Information query
Patent Agency Ranking
0/0