Invention Grant
US07647539B2 System and method of testing using test pattern re-execution in varying timing scenarios for processor design verification and validation
有权
使用测试模式重新执行的系统和方法在不同的时序情况下进行处理器设计验证和验证
- Patent Title: System and method of testing using test pattern re-execution in varying timing scenarios for processor design verification and validation
- Patent Title (中): 使用测试模式重新执行的系统和方法在不同的时序情况下进行处理器设计验证和验证
-
Application No.: US11779395Application Date: 2007-07-18
-
Publication No.: US07647539B2Publication Date: 2010-01-12
- Inventor: Vinod Bussa , Manoj Dusanapudi , Sunil Suresh Hatti , Shakti Kapoor , Rahul Sharad Moharil , Bhavani Shringari Nanjundiah
- Applicant: Vinod Bussa , Manoj Dusanapudi , Sunil Suresh Hatti , Shakti Kapoor , Rahul Sharad Moharil , Bhavani Shringari Nanjundiah
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: VanLeeuwen & VanLeeuwen
- Agent Matthew B. Talpis
- Main IPC: G06F11/00
- IPC: G06F11/00

Abstract:
A system and method processor testing using test pattern re-execution is presented. A processor re-executes test patterns using different timing scenarios in order to reduce test pattern build time and increase system test coverage. The invention described herein varies initial states of a processor's memory (cache, TLB, SLB, etc.) that, in turn, varies the timing scenarios when re-executing test patterns. By re-executing the test patterns instead of rebuilding new test patterns, verification quality is improved since more time is available for execution, verification and validation. In addition, since the test patterns result in the same final state, the invention described herein also simplifies error checking.
Public/Granted literature
Information query