Invention Grant
- Patent Title: Split-channel antifuse array architecture
- Patent Title (中): 分裂通道反熔丝阵列架构
-
Application No.: US11877229Application Date: 2007-10-23
-
Publication No.: US07642138B2Publication Date: 2010-01-05
- Inventor: Wlodek Kurjanowicz
- Applicant: Wlodek Kurjanowicz
- Applicant Address: CA Ottawa, Ontario
- Assignee: Sidense Corporation
- Current Assignee: Sidense Corporation
- Current Assignee Address: CA Ottawa, Ontario
- Agency: Borden Ladner Gervais LLP
- Agent Shin Hung
- Main IPC: H01L21/82
- IPC: H01L21/82

Abstract:
An anti-fuse memory cell having a variable thickness gate oxide. The variable thickness gate oxide has a thick gate oxide portion and a thin gate oxide portion, where the thing gate oxide portion has at least one dimension less than a minimum feature size of a process technology. The thin gate oxide can be rectangular in shape or triangular in shape. The anti-fuse transistor can be used in a two-transistor memory cell having an access transistor with a gate oxide substantially identical in thickness to the thick gate oxide of the variable thickness gate oxide of the anti-fuse transistor.
Public/Granted literature
- US20080038879A1 SPLIT-CHANNEL ANTIFUSE ARRAY ARCHITECTURE Public/Granted day:2008-02-14
Information query
IPC分类: