Invention Grant
- Patent Title: Fin-based device having an isolation gate interfacing with a source/drain
-
Application No.: US17681236Application Date: 2022-02-25
-
Publication No.: US12034007B2Publication Date: 2024-07-09
- Inventor: Jhon Jhy Liaw
- Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
- Current Assignee Address: TW Hsinchu
- Agency: HAYNES AND BOONE, LLP
- The original application number of the division: US14334842 2014.07.18
- Main IPC: H01L27/092
- IPC: H01L27/092 ; H01L21/28 ; H01L21/306 ; H01L21/308 ; H01L21/762 ; H01L21/8234 ; H01L21/8238 ; H01L29/06 ; H01L29/165 ; H01L29/49 ; H01L29/51 ; H01L29/66

Abstract:
The present disclosure provides a semiconductor structure comprising one or more fins formed on a substrate and extending along a first direction; one or more gates formed on the one or more fins and extending along a second direction substantially perpendicular to the first direction, the one or more gates including an first isolation gate and at least one functional gate; source/drain features formed on two sides of each of the one or more gates; an interlayer dielectric (ILD) layer formed on the source/drain features and forming a coplanar top surface with the first isolation gate. A first height of the first isolation gate is greater than a second height of each of the at least one functional gate.
Public/Granted literature
- US20220278100A1 Structure and Method for MOSFET Device Public/Granted day:2022-09-01
Information query
IPC分类: