Invention Grant
- Patent Title: Vertical multi-gate thin film transistors
-
Application No.: US17584260Application Date: 2022-01-25
-
Publication No.: US11862729B2Publication Date: 2024-01-02
- Inventor: Yih Wang , Abhishek Sharma , Sean Ma , Van H. Le
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Essential Patents Group, LLP
- Main IPC: H01L29/786
- IPC: H01L29/786 ; H01L29/66 ; H10B12/00

Abstract:
Vertical thin film transistors (TFTs) including a gate electrode pillar clad with a gate dielectric. The gate dielectric is further clad with a semiconductor layer. Source or drain metallization is embedded in trenches formed in an isolation dielectric adjacent to separate regions of the semiconductor layer. During TFT operation, biasing of the gate electrode can induce one or more transistor channel within the semiconductor layer, electrically coupling together the source and drain metallization. A width of the channel may be proportional to a height of the gate electrode pillar clad by the semiconductor layer, while a length of the channel may be proportional to the spacing between contacts occupied by the semiconductor layer. In some embodiments, a memory device may include cells comprising a vertical thin film select transistor and a capacitor (1TFT-1C).
Public/Granted literature
- US20220149208A1 VERTICAL MULTI-GATE THIN FILM TRANSISTORS Public/Granted day:2022-05-12
Information query
IPC分类: