Invention Grant
- Patent Title: System and method for defense against cache timing channel attacks using cache management hardware
-
Application No.: US16774826Application Date: 2020-01-28
-
Publication No.: US11861049B2Publication Date: 2024-01-02
- Inventor: Guru Prasadh V. Venkataramani , Milos Doroslovacki , Fan Yao , Hongyu Fang
- Applicant: The George Washington University
- Applicant Address: US DC Washington
- Assignee: The George Washington University
- Current Assignee: The George Washington University
- Current Assignee Address: US DC Washington
- Agency: Withrow & Terranova, P.L.L.C.
- Main IPC: G06F21/75
- IPC: G06F21/75 ; G06F12/0846 ; G06F21/55 ; G06N5/04 ; G06F17/14

Abstract:
A system and method for defense against cache timing channel attacks using cache management hardware is provided. Sensitive information leakage is a growing security concern exacerbated by shared hardware structures in computer processors. Recent studies have shown how adversaries can exploit cache timing channel attacks to exfiltrate secret information. To effectively guard computing systems against such attacks, embodiments disclosed herein provide practical defense techniques that are readily deployable and introduce only minimal performance overhead. In this regard, a new protection framework against cache timing channel attacks is provided herein by leveraging commercial off-the-shelf (COTS) hardware support in processor caches, including last level caches (LLC), for cache monitoring and partitioning. This framework applies signal processing techniques on per-domain cache occupancy data to identify suspicious application contexts. Dynamic way partitioning is then used to disband domains that are involved in timing channels
Public/Granted literature
- US20200242275A1 SYSTEM AND METHOD FOR DEFENSE AGAINST CACHE TIMING CHANNEL ATTACKS USING CACHE MANAGEMENT HARDWARE Public/Granted day:2020-07-30
Information query