Invention Grant
- Patent Title: Efficient redistribution layer topology
-
Application No.: US16950708Application Date: 2020-11-17
-
Publication No.: US11380637B2Publication Date: 2022-07-05
- Inventor: Vivek Swaminathan Sridharan , Christopher Daniel Manack , Joseph Liu
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Yudong Kim; Charles A. Brill; Frank D. Cimino
- Main IPC: H01L23/00
- IPC: H01L23/00

Abstract:
In some examples, a chip scale package (CSP) comprises a semiconductor die; a passivation layer abutting the semiconductor die; a via extending through the passivation layer; and a first metal layer abutting the via. The CSP also includes an insulation layer abutting the first metal layer, with the insulation layer having an orifice with a maximal horizontal area of less than 32400 microns2. The CSP further includes a second metal layer abutting the insulation layer and adapted to couple to a solder ball. The second metal layer abuts the first metal layer at a point of contact defined by the orifice in the insulation layer.
Public/Granted literature
- US20210384150A1 EFFICIENT REDISTRIBUTION LAYER TOPOLOGY Public/Granted day:2021-12-09
Information query
IPC分类: