Invention Grant
- Patent Title: Techniques and configurations to reduce transistor gate short defects
-
Application No.: US17069265Application Date: 2020-10-13
-
Publication No.: US11380592B2Publication Date: 2022-07-05
- Inventor: Sridhar Govindaraju , Matthew J. Prince
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: INTEL CORPORATION
- Current Assignee: INTEL CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: H01L21/8234
- IPC: H01L21/8234 ; H01L29/78 ; H01L29/66 ; H01L29/423 ; H01L27/088 ; H01L21/3105 ; H01L21/321 ; H01L21/768 ; H01L23/498 ; H01L23/532 ; H01L23/535 ; H01L23/00 ; H01L21/84 ; H01L29/06 ; H01L21/8238 ; H01L27/02 ; H01L27/12

Abstract:
Embodiments of the present disclosure describe techniques and configurations to reduce transistor gate short defects. In one embodiment, a method includes forming a plurality of lines, wherein individual lines of the plurality of lines comprise a gate electrode material, depositing an electrically insulative material to fill regions between the individual lines and subsequent to depositing the electrically insulative material, removing a portion of at least one of the individual lines to isolate gate electrode material of a first transistor device from gate electrode material of a second transistor device. Other embodiments may be described and/or claimed.
Public/Granted literature
- US20210028066A1 TECHNIQUES AND CONFIGURATIONS TO REDUCE TRANSISTOR GATE SHORT DEFECTS Public/Granted day:2021-01-28
Information query
IPC分类: