- Patent Title: Semiconductor device comprising a logic circuit and a holding unit
-
Application No.: US17113763Application Date: 2020-12-07
-
Publication No.: US11264973B2Publication Date: 2022-03-01
- Inventor: Hajime Kimura , Yoshiyuki Kurokawa
- Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
- Applicant Address: JP Atsugi
- Assignee: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
- Current Assignee: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
- Current Assignee Address: JP Atsugi
- Agency: Fish & Richardson P.C.
- Priority: JPJP2018-136839 20180720
- Main IPC: H03K3/037
- IPC: H03K3/037 ; G06N3/04 ; G11C11/16 ; G11C13/00

Abstract:
A semiconductor device capable of performing product-sum operation with low power consumption. The semiconductor device includes first and second logic circuits, first to fourth transistors, and first and second holding units. A low power supply potential input terminal of the first logic circuit is electrically connected to the first and third transistors. A low power supply potential input terminal of the second logic circuit is electrically connected to the second and fourth transistors. The potentials of second gates of the first and fourth transistors are held in the first holding unit as potentials corresponding to first data. The potentials of second gates of the second and third transistors are held in the second holding unit. The on/off states of the first to fourth transistors are determined by second data. A difference in signal input/output time between the first and second logic circuits depends on the first data and the second data.
Public/Granted literature
- US20210119614A1 SEMICONDUCTOR DEVICE AND ELECTRONIC DEVICE Public/Granted day:2021-04-22
Information query
IPC分类: