Invention Grant
- Patent Title: Fully aligned via interconnects with partially removed etch stop layer
-
Application No.: US16856954Application Date: 2020-04-23
-
Publication No.: US11244853B2Publication Date: 2022-02-08
- Inventor: Koichi Motoyama , Kenneth Chun Kuen Cheng , Chanro Park , Chih-Chao Yang
- Applicant: International Business Machines Corporation
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Otterstedt, Wallace & Kammer, LLP
- Agent L. Jeffrey Kelly
- Main IPC: H01L21/768
- IPC: H01L21/768 ; H01L23/522

Abstract:
A dual damascene interconnect structure with a fully aligned via integration scheme is formed with a partially removed etch stop layer. Portions of the etch stop layer are removed prior to dual damascene patterning of an interlevel dielectric layer formed above metal lines and after such patterning. Segments of the etch stop layer remain only around the vias, allowing the overall capacitance of the structure to be reduced.
Public/Granted literature
- US20210335659A1 FULLY ALIGNED VIA INTERCONNECTS WITH PARTIALLY REMOVED ETCH STOP LAYER Public/Granted day:2021-10-28
Information query
IPC分类: