Invention Grant
- Patent Title: Phase-locked loop circuit and digital-to-time convertor error cancelation method thereof
-
Application No.: US17242395Application Date: 2021-04-28
-
Publication No.: US11223362B2Publication Date: 2022-01-11
- Inventor: Wei-Hao Chiu , Ang-Sheng Lin , Tzu-Chan Chueh
- Applicant: MEDIATEK INC.
- Applicant Address: TW Hsinchu
- Assignee: MEDIATEK INC.
- Current Assignee: MEDIATEK INC.
- Current Assignee Address: TW Hsinchu
- Agency: McClure, Qualey & Rodack, LLP
- Main IPC: H03L7/081
- IPC: H03L7/081 ; H03L7/085

Abstract:
A phase-locked loop (PLL) circuit is provided in the invention. The PLL circuit includes a first DTC, a first selection circuit, and a second selection circuit. The first DTC receives a first delay control signal to dither a reference signal or a feedback signal. The first selection circuit is coupled to the first DTC. The first selection circuit receives the reference signal and the feedback signal, and according to the selection signal, transmits the reference signal or the feedback signal to the first DTC. The second selection circuit is coupled to the first DTC and the first selection circuit. The second selection circuit determines the output paths of an output reference signal or an output feedback signal according to the selection signal.
Public/Granted literature
- US20210359687A1 PHASE-LOCKED LOOP CIRCUIT AND DIGITAL-TO-TIME CONVERTOR ERROR CANCELATION METHOD THEREOF Public/Granted day:2021-11-18
Information query