Invention Grant
- Patent Title: Monolithic integrated circuit device having gate-sinking pHEMTs
-
Application No.: US16661472Application Date: 2019-10-23
-
Publication No.: US11081485B2Publication Date: 2021-08-03
- Inventor: Chia-Ming Chang , Jung-Tao Chung , Yan-Cheng Lin , Lung-Yi Tseng
- Applicant: WIN Semiconductors Corp.
- Applicant Address: TW Tao Yuan
- Assignee: WIN Semiconductors Corp.
- Current Assignee: WIN Semiconductors Corp.
- Current Assignee Address: TW Tao Yuan
- Agency: Muncy, Geissler, Olds & Lowe, P.C.
- Main IPC: H01L27/095
- IPC: H01L27/095 ; H01L29/778 ; H01L29/80

Abstract:
A monolithic integrated circuit device formed in a multi-layer structure comprises a low-pinch-off-voltage pHEMT and a high-pinch-off-voltage pHEMT. A Schottky layer in the multi-layer structure contains at least three stacked regions of semiconductor material, wherein each of the two adjacent stacked regions differs in material and provides a stacked region contact interface therebetween. The gate-sinking pHEMTs each includes a gate contact, a first gate metal layer, a gate-sinking region, and a gate-sinking bottom boundary. The first gate metal layers are in contact with the topmost stacked region of the Schottky layer. The gate-sinking regions are beneath the first gate metal layers. The gate-sinking bottom boundary of the high-pinch-off-voltage pHEMT, which is closer to the semiconductor substrate than the gate-sinking bottom boundary of the low-pinch-off-voltage pHEMT, locates within 10 Å above or below one of the stacked region contact interfaces of the Schottky layer.
Public/Granted literature
- US20210125985A1 MONOLITHIC INTEGRATED CIRCUIT DEVICE HAVING GATE-SINKING pHEMTs Public/Granted day:2021-04-29
Information query
IPC分类: