Invention Grant
- Patent Title: Spectrally efficient digital logic (SEDL) analog to digital converter (ADC)
-
Application No.: US16451624Application Date: 2019-06-25
-
Publication No.: US10944415B2Publication Date: 2021-03-09
- Inventor: Robert J. Murphy
- Applicant: Massachusetts Institute of Technology
- Applicant Address: US MA Cambridge
- Assignee: Massachusetts Institute of Technology
- Current Assignee: Massachusetts Institute of Technology
- Current Assignee Address: US MA Cambridge
- Agency: Daly, Crowley, Mofford & Durkee, LLP
- Main IPC: H03M1/34
- IPC: H03M1/34 ; H03K5/24 ; H03K19/20 ; H03K19/21

Abstract:
Spectrally-efficient digital logic (SEDL) techniques implement spectrally-efficient pulses (e.g., Gaussian-shaped pulses) in lieu of conventional square waveforms to improve electromagnetic, radio frequency, and other unwanted emissions. The SEDL techniques can be used for analog-to-digital converters (ADC) and digital-to-analog converters (DAC). An ADC circuit comprises a plurality of comparators configured to receive an analog input signal and compare the analog input signal to a predetermined reference signal, an encoder, and a spectrally-efficient circuit. A DAC circuit includes an integrator circuit, a clocked comparator circuit, a pulse generator, and a combiner circuit. The clocked comparator circuit receives the logic state of each SEDL pulse. The pulse generator receives the logic state and generates a scaled SEDL pulse for each input SEDL pulse. A combiner circuit combines the outputs from the pulse generator and determines analog value corresponding to the input values.
Public/Granted literature
- US20200007141A1 SPECTRALLY EFFICIENT DIGITAL LOGIC (SEDL) ANALOG TO DIGITAL CONVERTER (ADC) Public/Granted day:2020-01-02
Information query
IPC分类: