Invention Grant
- Patent Title: Transistor with gate extension to limit second gate effect
-
Application No.: US15936907Application Date: 2018-03-27
-
Publication No.: US10770391B2Publication Date: 2020-09-08
- Inventor: Plamen Vassilev Kolev , Michael Andrew Stuber , Lee-Wen Chen
- Applicant: QUALCOMM Incorporated
- Applicant Address: US CA San Diego
- Assignee: QUALCOMM Incorporated
- Current Assignee: QUALCOMM Incorporated
- Current Assignee Address: US CA San Diego
- Agency: QUALCOMM Incorporated
- Main IPC: H01L23/522
- IPC: H01L23/522 ; H01L29/06 ; H01L29/78 ; H01L21/28 ; H01L29/423 ; H01L21/762 ; H01L23/66 ; H01L23/552 ; H01L23/64 ; H01L29/786 ; H01L27/12

Abstract:
A transistor may include a semiconductor layer having a source region, a drain region, and a channel region between the source region and the drain region. The channel region may have a source interface and a drain interface, and may be bounded by edges extending from the source interface to the drain interface on two boundaries between a field-sensitive semiconductor material and an isolation material. The transistor may further include an insulator layer on the channel region. The transistor may further include a gate on the insulator layer. The gate may have extensions beyond edges of the channel region. The extensions may substantially exceed a minimum specified value.
Public/Granted literature
- US20190304898A1 TRANSISTOR Public/Granted day:2019-10-03
Information query
IPC分类: