Invention Grant
- Patent Title: Double data rate circuit and data generation method implementing precise duty cycle control
-
Application No.: US16436887Application Date: 2019-06-10
-
Publication No.: US10707851B1Publication Date: 2020-07-07
- Inventor: Daesik Song , Jae Hyeong Kim
- Applicant: Yangtze Memory Technologies Co., Ltd.
- Applicant Address: CN Wuhan, Hubei Province
- Assignee: Yangtze Memory Technologies Co., Ltd.
- Current Assignee: Yangtze Memory Technologies Co., Ltd.
- Current Assignee Address: CN Wuhan, Hubei Province
- Agent Winston Hsu
- Main IPC: H03M9/00
- IPC: H03M9/00 ; H04J3/04 ; H04J3/06 ; H03K17/693 ; H03K5/156 ; G06F1/10 ; G06F1/06 ; H03K19/20

Abstract:
A double data rate circuit includes a clock generator, a clock divider and a multiplexer. The clock generator is used to receive a source clock signal to generate a pair of complementary clock signals. The clock divider is coupled to the clock generator, and used to generate four multiphase clock signals using only single-edge transitions of the pair of complementary clock signals. The four multiphase clock signals are successively out-of-phase by 90°. The multiplexer is coupled to the clock divider, and used to multiplex multiple data bits into an output data stream by sequentially selecting and deselecting each data bit of the multiple data bits upon a first edge transition of and a second edge transition of two of the four multiphase clock signals, respectively, and outputting each selected data bit as the output data stream.
Information query