Invention Grant
- Patent Title: Method and structure for CMOS metal gate stack
-
Application No.: US16383531Application Date: 2019-04-12
-
Publication No.: US10692779B2Publication Date: 2020-06-23
- Inventor: Fei Zhou
- Applicant: Semiconductor Manufacturing International (Shanghai) Corporation , Semiconductor Manufacturing International (Beijing) Corporation
- Applicant Address: CN Shanghai CN Beijing
- Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION,SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
- Current Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION,SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION
- Current Assignee Address: CN Shanghai CN Beijing
- Agency: Kilpatrick Townsend & Stockton LLP
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@19fb6a12
- Main IPC: H01L21/8238
- IPC: H01L21/8238 ; H01L21/285 ; H01L27/092 ; H01L29/49

Abstract:
A method for forming a semiconductor device includes providing a substrate, the substrate including a first trench in an NMOS region and a second trench in a PMOS region. The method also includes depositing a high-K dielectric layer, a cap layer, and a P-type work function metal layer on the bottom and side walls of the first trench and the second trench, removing the P-type work function metal layer and the cap layer from the bottom and sidewalls of the first trench, depositing an N-type work function metal layer on the high-K dielectric layer in the first trench and on the P-type work function metal layer in the second trench, and depositing a metal electrode layer on the N-type work function metal layer.
Public/Granted literature
- US20190244868A1 METHOD AND STRUCTURE FOR CMOS METAL GATE STACK Public/Granted day:2019-08-08
Information query
IPC分类: