Invention Grant
- Patent Title: Vertical semiconductor device
-
Application No.: US16416319Application Date: 2019-05-20
-
Publication No.: US10658374B2Publication Date: 2020-05-19
- Inventor: Jo-young Park , Chang-seok Kang , Chang-sup Lee , Se-mee Jang
- Applicant: Samsung Electronics Co., Ltd.
- Applicant Address: KR Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-do
- Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee: SAMSUNG ELECTRONICS CO., LTD.
- Current Assignee Address: KR Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-do
- Agency: Muir Patent Law, PLLC
- Priority: com.zzzhc.datahub.patent.etl.us.BibliographicData$PriorityClaim@36c68d58
- Main IPC: H01L27/115
- IPC: H01L27/115 ; H01L27/11575 ; H01L27/11548 ; H01L27/11556 ; H01L27/11582 ; H01L23/522 ; H01L23/528 ; H01L27/11524 ; H01L21/768

Abstract:
A vertical semiconductor device including a plurality of interlayer insulating layer patterns spaced apart from each other on a substrate and stacked in a vertical direction; a plurality of conductive layer patterns arranged between the interlayer insulating layer patterns and each having a rounded end, wherein at least one of the conductive layer patterns is configured to extend from one side wall of each of the interlayer insulating layer patterns and include a pad region, and the pad region includes a raised pad portion configured to protrude from a surface of the at least one conductive layer pattern; an upper interlayer insulating layer to cover the interlayer insulating layer patterns and the conductive layer patterns; and a contact plug configured to penetrate the upper interlayer insulating layer to be in contact with the raised pad portion of the at least one conductive layer pattern.
Public/Granted literature
- US20190279999A1 VERTICAL SEMICONDUCTOR DEVICE Public/Granted day:2019-09-12
Information query
IPC分类: