Invention Grant
- Patent Title: Calibrating optimal read levels
-
Application No.: US15436697Application Date: 2017-02-17
-
Publication No.: US10566061B2Publication Date: 2020-02-18
- Inventor: Seyhan Karakulak , Anthony Dwayne Weathers , Richard David Barndt
- Applicant: Western Digital Technologies, Inc.
- Applicant Address: US CA San Jose
- Assignee: Western Digital Technologies, Inc.
- Current Assignee: Western Digital Technologies, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Morgan, Lewis & Bockius LLP
- Main IPC: G11C16/26
- IPC: G11C16/26 ; G11C16/34 ; G06F11/07 ; G11C11/56

Abstract:
After a predetermined period of time in a life cycle of a flash memory device, a plurality of reliability values corresponding to a plurality of reads of one or more of the plurality of memory cells are generated; each of the reads using a variation of a predetermined read level voltage. An offset voltage is then identified, offset from the read level voltage. The offset voltage corresponds to a zero crossing point in the range of the reliability values. Once the offset voltage is identified, the read level voltage is set to a calibrated voltage based on the offset voltage.
Public/Granted literature
- US20170229186A1 CALIBRATING OPTIMAL READ LEVELS Public/Granted day:2017-08-10
Information query