Invention Grant
- Patent Title: Process for filling vias in the microelectronics
-
Application No.: US13981974Application Date: 2012-01-26
-
Publication No.: US10541140B2Publication Date: 2020-01-21
- Inventor: Thomas B. Richardson , Joseph A. Abys , Wenbo Shao , Chen Wang , Vincent Paneccasio, Jr. , Cai Wang , Xuan Lin , Theodore Antonellis
- Applicant: Thomas B. Richardson , Joseph A. Abys , Wenbo Shao , Chen Wang , Vincent Paneccasio, Jr. , Cai Wang , Xuan Lin , Theodore Antonellis
- Applicant Address: US CT Waterbury
- Assignee: MACDERMID ENTHONE INC.
- Current Assignee: MACDERMID ENTHONE INC.
- Current Assignee Address: US CT Waterbury
- Agency: Carmody Torrance Sandak & Hennessey LLP
- International Application: PCT/US2012/022758 WO 20120126
- International Announcement: WO2012/103357 WO 20120802
- Main IPC: H01L21/288
- IPC: H01L21/288 ; C25D3/38 ; C25D5/18 ; H01L21/768 ; C25D7/12 ; C25D5/02

Abstract:
A process for metalizing a through silicon via feature in a semiconductor integrated circuit device, the process including, during the filling cycle, reversing the polarity of circuit for an interval to generate an anodic potential at said metalizing substrate and desorb leveler from the copper surface within the via, followed by resuming copper deposition by re-establishing the surface of the copper within the via as the cathode in the circuit, thereby yielding a copper filled via feature.
Public/Granted literature
- US20140120722A1 PROCESS FOR FILLING VIAS IN THE MICROELECTRONICS Public/Granted day:2014-05-01
Information query
IPC分类: