- Patent Title: 3D transistor having a gate stack including a ferroelectric film
-
Application No.: US15369809Application Date: 2016-12-05
-
Publication No.: US10374086B2Publication Date: 2019-08-06
- Inventor: Chenming Hu
- Applicant: The Regents of the University of California
- Applicant Address: US CA Oakland
- Assignee: The Regents of the University of California
- Current Assignee: The Regents of the University of California
- Current Assignee Address: US CA Oakland
- Agency: Gavrilovich, Dodd & Lindsey LLP
- Main IPC: H01L29/78
- IPC: H01L29/78 ; H01L29/786 ; H01L29/423 ; H01L29/51 ; H01L29/66 ; H01L29/775 ; H01L29/778

Abstract:
A three-dimensional (3D) transistor includes a ferroelectric film between the gate and the channel. The 3D transistor can be characterized as a 3D Negative Capacitance (NC) transistor due to the negative capacitance resulting from the ferroelectric film. Performance of the transistor is optimized by manipulating the structure and/or by the selection of materials. In one example, the capacitance of the ferroelectric film (CFE) is matched to the sum of the gate capacitance (CMOS) and the gate edge capacitance (CEDGE), wherein the gate edge capacitance (CEDGE) is the capacitance at the edge of the gate and between the gate and the source and its extension, and the gate and the drain and its extension.
Public/Granted literature
- US20170162702A1 3D TRANSISTOR HAVING A GATE STACK INCLUDING A FERROELECTRIC FILM Public/Granted day:2017-06-08
Information query
IPC分类: