Invention Grant
- Patent Title: High voltage architecture for non-volatile memory
-
Application No.: US15634032Application Date: 2017-06-27
-
Publication No.: US10373688B2Publication Date: 2019-08-06
- Inventor: Bogdan I. Georgescu , Gary P. Moscaluk , Vijay Raghavan , Igor G. Kouznetsov
- Applicant: Cypress Semiconductor Corporation
- Applicant Address: IE Dublin
- Assignee: LONGITUDE FLASH MEMORY SOLUTIONS LTD.
- Current Assignee: LONGITUDE FLASH MEMORY SOLUTIONS LTD.
- Current Assignee Address: IE Dublin
- Agency: Kunzler Bean & Adamson
- Main IPC: G11C16/14
- IPC: G11C16/14 ; H01L31/113 ; G11C7/18 ; G11C8/08 ; G11C16/04 ; G11C16/08 ; G11C16/10 ; G11C16/16 ; G11C16/26 ; G11C16/30

Abstract:
A method of erasing, during an erase operation, a non-volatile memory (NVM) cell of a memory device is disclosed. The erasing includes applying a first HV signal (VPOS) to a common source line (CSL). The CSL is shared among NVM cells of a sector of NVM cells. The first HV signal is above a highest voltage of a power supply. The erasing also includes applying the first HV signal to a local bit line (BL).
Public/Granted literature
- US20170365346A1 HIGH VOLTAGE ARCHITECTURE FOR NON-VOLATILE MEMORY Public/Granted day:2017-12-21
Information query