Invention Grant
- Patent Title: Techniques and circuits for on-chip jitter and phase noise measurement in a digital test environment
-
Application No.: US15708924Application Date: 2017-09-19
-
Publication No.: US10281523B2Publication Date: 2019-05-07
- Inventor: Sadok Aouini , Naim Ben-Hamida , Chris Kurowski
- Applicant: Ciena Corporation
- Applicant Address: US MD Hanover
- Assignee: Ciena Corporation
- Current Assignee: Ciena Corporation
- Current Assignee Address: US MD Hanover
- Agency: Clements Bernard Walker PLLC
- Agent Christopher L. Bernard; Lawrence A. Baratta, Jr.
- Main IPC: G01R31/00
- IPC: G01R31/00 ; G01R31/317 ; H03L7/081 ; H01L27/092

Abstract:
Proposed digital on-chip jitter and phase noise measurement techniques and circuits are presented and include the use of a digitally controlled delay locked loop having very fine resolution but limited range to track the phase error between the tested device output clock and its reference clock. Some implementations employ a combination of a high-gain 1-bit phase detector, a digital accumulator and a fine digitally controlled delay element to track the accumulated phase difference between the reference clock and the device under test. Observing the accumulator output is an indication of the jitter and performing a Fast Fourier Transform of the accumulator output provides the phase noise of the device under test.
Public/Granted literature
- US20190086471A1 TECHNIQUES AND CIRCUITS FOR ON-CHIP JITTER AND PHASE NOISE MEASUREMENT IN A DIGITAL TEST ENVIRONMENT Public/Granted day:2019-03-21
Information query