Invention Grant
- Patent Title: Phase-locked loop monitor circuit
-
Application No.: US15711201Application Date: 2017-09-21
-
Publication No.: US10256828B2Publication Date: 2019-04-09
- Inventor: Sandeep Kumar Goel , Ji-Jan Chen , Stanley John , Yun-Han Lee , Yen-Hao Huang
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Duane Morris LLP
- Main IPC: H03L7/06
- IPC: H03L7/06 ; H03L7/07 ; G06F1/08 ; H03L7/23 ; H03L7/091 ; H03L7/095 ; H03K19/21

Abstract:
A clock distribution circuit configured to output a clock signal includes a first circuit configured to use a reference clock signal to provide first and second reference signals, wherein the second reference signal indicates whether the first reference signal is locked with the reference clock signal; a second circuit configured to use the reference clock signal to provide an output signal and an indication signal indicative whether the output signal is locked with the reference clock signal; and a monitor circuit, coupled to the first and second circuits, and configured to use at least one of the first reference signal, the second reference signal, the output signal, and the indication signal to determine whether the second circuit is functioning correctly.
Public/Granted literature
- US20180152193A1 PHASE-LOCKED LOOP MONITOR CIRCUIT Public/Granted day:2018-05-31
Information query