Invention Grant
- Patent Title: No miss cache structure for real-time image transformations with multiple LSR processing engines
-
Application No.: US15485899Application Date: 2017-04-12
-
Publication No.: US10255891B2Publication Date: 2019-04-09
- Inventor: Ryan Scott Haraden , Tolga Ozguner , Adam James Muff , Jeffrey Powers Bradford , Christopher Jon Johnson , Gene Leung , Miguel Comparan
- Applicant: Microsoft Technology Licensing, LLC
- Applicant Address: US WA Redmond
- Assignee: Microsoft Technology Licensing, LLC
- Current Assignee: Microsoft Technology Licensing, LLC
- Current Assignee Address: US WA Redmond
- Agency: Workman Nydegger
- Main IPC: G06T1/60
- IPC: G06T1/60 ; G09G5/395 ; G06T1/20 ; G09G5/00 ; G02B27/01

Abstract:
Systems and methods are disclosed herein for providing improved cache structures and methods that are optimally sized to support a predetermined range of late stage adjustments and in which image data is intelligently read out of DRAM and cached in such a way as to eliminate re-fetching of input image data from DRAM and minimize DRAM bandwidth and power. The systems and methods can also be adapted to work with compressed image data and multiple LSR processing engines.
Public/Granted literature
- US20180301125A1 No Miss Cache Structure for Real-Time Image Transformations with Multiple LSR Processing Engines Public/Granted day:2018-10-18
Information query