Invention Grant
- Patent Title: Performing multiple write operations to a memory using a pending write queue/cache
-
Application No.: US15897659Application Date: 2018-02-15
-
Publication No.: US10223005B2Publication Date: 2019-03-05
- Inventor: Wei-Jen Huang , Chih-Tsung Huang , Sachin Agarwal , Sha Ma
- Applicant: Cisco Technology, Inc.
- Applicant Address: US CA San Jose
- Assignee: Cisco Technology, Inc.
- Current Assignee: Cisco Technology, Inc.
- Current Assignee Address: US CA San Jose
- Agency: Patterson + Sheridan, LLP
- Main IPC: G06F12/06
- IPC: G06F12/06 ; G06F13/16 ; G06F3/06 ; G06F12/0864 ; G06F11/10 ; H04L12/773 ; H04L12/741

Abstract:
Techniques are described for a memory device. In various embodiments, a scheduler/controller is configured to manage data as it read to or written from a memory. A memory is partitioned into a group of sub-blocks, a parity block is associated with the sub-blocks, and the sub-blocks are accessed to read data as needed. A pending write buffer is added to a group of memory sub-blocks. Such a buffer may be sized to be equal to the group of memory sub-blocks. The pending write buffer handles collisions for write accesses to the same block.
Public/Granted literature
- US20180173436A1 PERFORMING MULTIPLE WRITE OPERATIONS TO A MEMORY USING A PENDING WRITE QUEUE/CACHE Public/Granted day:2018-06-21
Information query