Invention Grant
- Patent Title: Method and apparatus for reducing impact of transistor random mismatch in circuits
-
Application No.: US15482020Application Date: 2017-04-07
-
Publication No.: US10097169B1Publication Date: 2018-10-09
- Inventor: Dong Pan , John D. Porter
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: H03K5/007
- IPC: H03K5/007 ; H03K17/16 ; H03K5/156

Abstract:
An analog circuit including a pair of input nodes and a pair of output nodes is coupled to a mismatch reduction circuit including an input node, an output node, a phase controller that times even and odd phases, an input switch, and an output switch. The input switch electrically connects the mismatch reduction circuit input node to a first node of the pair of analog circuit input nodes during each even phase and to electrically connects the mismatch reduction circuit input node to a second node of the pair of analog circuit input nodes during each odd phase. The output switch electrically connects a first node of the pair of analog circuit output nodes to the mismatch reduction circuit output node during each even phase and electrically connects a second node of the pair of analog circuit output nodes to the mismatch reduction circuit output node during each odd phase.
Public/Granted literature
- US20180294806A1 METHOD AND APPARATUS FOR REDUCING IMPACT OF TRANSISTOR RANDOM MISMATCH IN CIRCUITS Public/Granted day:2018-10-11
Information query
IPC分类: