Invention Grant
- Patent Title: Packaged semiconductor die and CTE-engineering die pair
-
Application No.: US13995479Application Date: 2011-12-21
-
Publication No.: US10096535B2Publication Date: 2018-10-09
- Inventor: Chuan Hu
- Applicant: Chuan Hu
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt P.C.
- International Application: PCT/US2011/066546 WO 20111221
- International Announcement: WO2013/095444 WO 20130627
- Main IPC: H01L23/373
- IPC: H01L23/373 ; H01L21/48 ; H01L23/31 ; H01L23/538 ; H01L23/00 ; H01L25/065

Abstract:
Packaged semiconductor die and CTE-engineering die pairs and methods to form packaged semiconductor die and CTE-engineering die pairs are described. For example, a semiconductor package includes a substrate. A semiconductor die is embedded in the substrate and has a surface area. A CTE-engineering die is embedded in the substrate and coupled to the semiconductor die. The CTE-engineering die has a surface area the same and in alignment with the surface area of the semiconductor die.
Public/Granted literature
- US20140001629A1 PACKAGED SEMICONDUCTOR DIE AND CTE-ENGINEERING DIE PAIR Public/Granted day:2014-01-02
Information query
IPC分类: