Invention Grant
- Patent Title: Circuit for improving clock rates in high speed electronic circuits using feedback based flip-flops
-
Application No.: US14589473Application Date: 2015-01-05
-
Publication No.: US10044345B2Publication Date: 2018-08-07
- Inventor: Sakare Mahendra , Gupta Shalabh , Kumar Sadhu Pavan
- Applicant: Indian Institute of Technology, Bombay
- Applicant Address: IN Powai, Mumbai, Maharashtra
- Assignee: INDIAN INSTITUTE OF TECHNOLOGY, BOMBAY
- Current Assignee: INDIAN INSTITUTE OF TECHNOLOGY, BOMBAY
- Current Assignee Address: IN Powai, Mumbai, Maharashtra
- Agency: Locke Lord LLP
- Agent Tim Tingkang Xia, Esq.
- Priority: IN44/MUM/2014 20140106
- Main IPC: H03K3/289
- IPC: H03K3/289 ; H03K3/356

Abstract:
A flip-flop circuit for enhancing clock rates in high speed electronic circuits, the flip-flop circuit having an input terminal, an output terminal, and a third terminal that controls the flow of signal from the input terminal to the output terminal, comprising: two latches arranged in a master-slave configuration such that the input terminal of the first latch is also the input terminal of the flip-flop and the output terminal of the second latch is also the output terminal of the flip-flop; and at least one feedback path that adds signal to the input of the flip-flop from one of the outputs of the two latches.
Public/Granted literature
- US20150194950A1 CIRCUIT FOR IMPROVING CLOCK RATES IN HIGH SPEED ELECTRONIC CIRCUITS USING FEEDBACK BASED FLIP-FLOPS Public/Granted day:2015-07-09
Information query
IPC分类: